# Ahmed Abdelazeem

 $\blacksquare$  abdelazeem201 |  $\blacksquare$  +201028768232 |  $\blacksquare$  ahmed-abdelazeem

abdelazeem201



Objective: Digital Design Engineering graduate with 2 years of work experience at various internships seeking opportunities to enhance my knowledge in Digital Design, SoC and ASIC Back-end flow.

#### **EDUCATION**

| Aug 2016 | Bachelor of Engineering - Electronics and communications Engineering | GPA: 3.20 |
|----------|----------------------------------------------------------------------|-----------|
| May 2021 | Faculty of Engineering,                                              |           |
|          | Zagazig University, Zagazig, Egypt.                                  |           |

## WORK EXPERIENCE

| DEC 2021<br>DEC 2022 | <ul> <li>Military Conscription - FPGA Design Engineer</li> <li>Developed a FPGA peripheral interfaces (UART, I2C, SPI, storage, high speed serial I/F's).</li> <li>Designed and implemented high-performance DSP algorithms on FPGAs for use in radar applications.</li> </ul>                                                 |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Jul 2022<br>Sep 2022 | Summer Intern @ICpedia - ASIC Physical Design  • Responsible for Physical Implementation of an IP - starting from Netlist to GDS, including floorplanning, Placement, Clock design, Optimization, Timing closure, DRC/LVS, LEC, MVRC, and sign-off.                                                                            |  |
| Apr 2021<br>Apr 2021 | <ul> <li>Summer Intern @Synopsys - ASIC Physical Design</li> <li>Responsible for the entire PNR flow for the ORCA TOP chip using DC and IC Compiler using "SAED 32/28nm PDK" with 50K - 60K gates and operates at 60MHz frequency.</li> </ul>                                                                                  |  |
| JAN 2021<br>FEB 2021 | <ul> <li>Winter Camp @Cadence - ASIC Physical Design</li> <li>Synthesized, implemented and verified a DTMF receiver Chip using Genus and Innovus using Artisan 180 nanometer process technology with 6 layers of metal.</li> <li>The DTMF design contains almost 6,000 instances, 57 IO pads, and about 6,274 nets.</li> </ul> |  |
| DEC 2020<br>DEC 2020 | <ul> <li>Winter Camp @Arm Ltd - ASIC Design</li> <li>5-Day hands-on workshop: to develop Arm Cortex-M0 based SoCs, from creating high-level functional specifications to design, and implementation on FPGA platforms using standard HDL &amp; SW.</li> </ul>                                                                  |  |
| Aug 2020<br>Nov 2020 | <ul> <li>Summer Intern @One Lab - ASIC Physical Design</li> <li>RTL to GDSII: going through digital design flow starting from Constraint, Synthesis, PnR steps, Timing, Sign off, and Physical verification.</li> </ul>                                                                                                        |  |

#### TECHNICAL PROJECTS

| SEP 2020<br>Jul 2021 | <ul> <li>Microcontrollers with Graphics Display - Graduation Project</li> <li>PnR execution for Digital Top block and also to IP harden the CORTEX-M0 sub chip. from netlist to GDS which included floorplanning, clock and power distribution timing closure, physical and electrical verification.</li> </ul>                                                     |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Jan 2021<br>Mar 2021 | <ul> <li>MSDAP Chip Design - Freelance Project</li> <li>Developed Verilog RTL code for high speed, low power MSDAP- ASIC chip using Vivado and verified the system functionality in C. aslo synthesized the design in DC &amp; developed Final Physical Design using the IC Compiler, Performed Parasitic (RC) extraction, Static Timing Analysis (STA).</li> </ul> |
| SEP 2020<br>Nov 2020 | <ul> <li>Design and Implementation of UART - Personal Project</li> <li>Complete the Digital Design Flow from the RTL2GDS using 45nm Free PDK. synthesized the verilog code using DC Compiler, and aslo did the entire PnR flow using Synopsys IC Compiler.</li> </ul>                                                                                               |
| Ост 2019<br>Dec 2019 | <ul> <li>Design and Implementation of 32 – bit RISC Processor - Personal Project</li> <li>Developed the behavioral model of a 32-bit microprocessor using Verilog on Altera Cyclone IV FPGA, aslo synthesized and implemented using DC &amp; IC Compiler.</li> </ul>                                                                                                |

## TECHNICAL SKILLS

| Languages: C, Python, Matlab, TCL scripting         | HDL: Verilog, SystemVerilog, VHDL              |
|-----------------------------------------------------|------------------------------------------------|
| Logic Synthesis: DC(synopsys), Genus(Cadence)       | Place & Route: ICC(Synopsys), Innovus(Cadence) |
| Signoff tools: StarRC, PrimeTime, Calibre, Virtuoso | FE Tools: Vivado, VCS, QuestaSim, HSpice       |
| Physical Verification: LVS, DRC, ERC, Density rules | Technologies: Linux, GitHub, Git, LATEX        |